Title: Modelling of single, coupled, L and T type interconnects using state space approach

Authors: K. Soorya Krishna, M. Pramod, M.S. Bhat

Addresses: Department of Electronics and Communication Engineering, National Institute of Technology Karnataka, Surathkal 575025, India. ' Department of Electronics and Communication Engineering, National Institute of Technology Karnataka, Surathkal 575025, India. ' Department of Electronics and Communication Engineering, National Institute of Technology Karnataka, Surathkal 575025, India

Abstract: In this paper, we propose models for single, coupled, L and T type on-chip global interconnect lines. Generalised models for different interconnect geometries are formed by distributed RLGC parameters using state space approach. Interconnect delay for a single interconnect line is estimated using our model and compared with other models. It is found that the error in the estimation of the delay is less in our model. Also interconnect performance metrics for the proposed models are obtained for 65 nm, 90 nm, 130nm and 180nm technology nodes based on Predictive Technology Model (PTM) values. In case of coupled, L and T section interconnects, the effect of mutual inductance and coupling capacitance is considered in addition to the distributed RLGC parameters. The proposed models are generic in nature and can be used to characterise any interconnect structure. Further, the state matrices for any length of interconnect can be obtained by considering suitable number of rlgc segments.

Keywords: distributed global interconnect; modelling; state space analysis; coupled line; on-chip global interconnect; interconnect geometries; predictive technology model.

DOI: 10.1504/IJSISE.2009.033785

International Journal of Signal and Imaging Systems Engineering, 2009 Vol.2 No.4, pp.216 - 223

Published online: 30 Jun 2010 *

Full-text access for editors Full-text access for subscribers Purchase this article Comment on this article